IMPLEMENTATION OF HALF PRECISION FLOATING POINT ARITHMETIC OPERATIONS FOR DSP APPLICATIONS

Authors

  • Miss. Supriya Sunil Phalle Department of E&TC Rajarambapu Institute of Technology, Sakharale Islampur, India
  • Prof. M.R.Jadhav Department of E&TC Rajarambapu Institute of Technology, Sakharale Islampur, India

Keywords:

Half precision IEEE754 floating point, Multiplier, adder

Abstract

For dealing with digital signals in real time, parameters like, speed of operation, hardware requirement, power and area, must take into consideration. Implementation of FFT, with less number of logic gates which helps to reduce area and power required for the design. With this motto multipliers are replaced with pass logic. To represent twiddle factors, standard IEEE floating point format is used. By considering The end user application, twiddle factors are represented in half precision format. So that it helps to increase the speed of application. FFT is completed with complex floating point multiplier, complex floating point adder subtractor. All design is implemented in Verilog HDL in Quartus II web edition for Cyclone 4E FPGA family. The Synthesized RTL description is tested simulated in ModelSim simulator

Downloads

Published

2021-02-25

How to Cite

Miss. Supriya Sunil Phalle, & Prof. M.R.Jadhav. (2021). IMPLEMENTATION OF HALF PRECISION FLOATING POINT ARITHMETIC OPERATIONS FOR DSP APPLICATIONS. JournalNX - A Multidisciplinary Peer Reviewed Journal, 280–283. Retrieved from https://repo.journalnx.com/index.php/nx/article/view/2364

Issue

Section

Articles

Similar Articles

<< < 1 2 3 4 5 6 7 8 9 10 > >> 

You may also start an advanced similarity search for this article.