AN ADVANCED ENCRYPTION STANDARD WITH RTL SCHEMATIC DESIGN
Main Article Content
Abstract
The Advanced Encryption Standard (AES) algorithm isdefault choice for various security services in various applications. This encryption implementation will do through VLSI platform. In this architecture we are deal with ROM module in FPGA. AES are presents a low area and low power hardware architecture for the data transmission. In this algorithm there are four stages, in that four stages for first experimental parameter we are select merging of two stages i. e. sub byte transformation and shift row and second experimental parameter is mix column stage. Designing of S-box is more important in AES algorithm. This architecture can be used in many military, industrial, and commercial applications that require compactness and low cost.
Article Details
This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.